## Micropower 200 mA **Low Dropout Tracking Regulator/Line Driver** The CS8182 is a monolithic integrated low dropout tracking regulator designed to provide adjustable buffered output voltage that closely tracks (±10 mV) the reference input. The output delivers up to 200 mA while being able to be configured higher, lower or equal to the reference voltages. The output has been designed to operate over a wide range (2.8 V to 45 V) while still maintaining excellent DC characteristics. The CS8182 is protected from reverse battery, short circuit and thermal runaway conditions. The device also can withstand 45 V load dump transients and -50 V reverse polarity input voltage transients. This makes it suitable for use in automotive environments. The V<sub>REF</sub>/ENABLE lead serves two purposes. It is used to provide the input voltage as a reference for the output and it also can be pulled low to place the device in sleep mode where it nominally draws less than 30 µA from the supply. #### **Features** - 200 mA Source Capability - Output Tracks within ±10 mV Worst Case - Low Dropout (0.35 V typ. @ 200 mA) - Low Ouiescent Current - Thermal Shutdown - Short Circuit Protection - Wide Operating Range - Internally Fused Leads in SO-8 Package Figure 1. Block Diagram ## ON Semiconductor http://onsemi.com **SO-8 DF SUFFIX CASE 751** D<sup>2</sup>PAK 5-PIN **DPS SUFFIX CASE 936A** #### PIN CONNECTIONS AND MARKING DIAGRAMS = Assembly Location **GND** 2. VOUT 3. GND 4. Adj 5. V<sub>REF</sub> = Wafer Lot = Year = Work Week #### ORDERING INFORMATION\* | Device | Package | Shipping | |--------------|--------------------------|------------------| | CS8182YDF8 | SO-8 | 95 Units/Rail | | CS8182YDFR8 | SO-8 | 2500 Tape & Reel | | CS8182YDPS5 | D <sup>2</sup> PAK 5–PIN | 50 Units/Rail | | CS8182YDPSR5 | D <sup>2</sup> PAK 5-PIN | 750 Tape & Reel | \* Consult your local sales representative for SO-8 with exposed pads package option. ## **CS8182** ## MAXIMUM RATINGS\* | Rating | Value | Unit | |-------------------------------------------------------------------------------------------------------------------------|---------------------------|--------------| | Storage Temperature | -65 to 150 | °C | | Supply Voltage Range (continuous) | -15 to 45 | V | | Supply Voltage Range (normal, continuous) | 3.4 to 45 | V | | Peak Transient Voltage (V <sub>IN</sub> = 14 V, Load Dump Transient = 31 V) | 45 | V | | Voltage Range (Adj, V <sub>OUT</sub> , V <sub>REF</sub> /ENABLE) | -10 to 45 | V | | Maximum Junction Temperature | 150 | °C | | Package Thermal Resistance, SO–8:<br>Junction–to–Case, $R_{\theta JC}$<br>Junction–to–Ambient, $R_{\theta JA}$ | 45<br>165 | °C/W | | Package Thermal Resistance, D $^2$ PAK, 5–Pin: Junction–to–Case, R $_{\theta JC}$ Junction–to–Ambient, R $_{\theta JA}$ | 4.0<br>10–50** | °C/W<br>°C/W | | ESD Capability (Human Body Model) | 2.0 | kV | | Lead Temperature Soldering: Reflow: (SMD style | s only) (Note 1) 230 peak | °C | <sup>1. 60</sup> second maximum above $183^{\circ}C$ . <sup>\*</sup>The maximum package power dissipation must be observed. \*\*Depending on thermal properties of substrate. $R_{\theta JA} = R_{\theta JC} + R_{\theta CA}$ ## **CS8182** **ELECTRICAL CHARACTERISTICS** (V<sub>IN</sub> = 14 V; V<sub>REF</sub>/ENABLE > 2.75 V; $-40^{\circ}$ C < T<sub>J</sub> < +125°C; C<sub>OUT</sub> $\geq$ 10 $\mu$ F; 0.1 $\Omega$ < C<sub>OUT-ESR</sub> < 1.0 $\Omega$ @ 10 kHz, unless otherwise specified.) | Parameter | Test Conditions | Min | Тур | Max | Unit | | |------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-----------------|-------------------|----------------|--| | Regular Output | | | | | | | | V <sub>REF</sub> – V <sub>OUT</sub><br>V <sub>OUT</sub> Tracking Error | $4.5 \text{ V} \leq \text{V}_{\text{IN}} \leq 26 \text{ V}, 100 \ \mu\text{A} \leq \text{I}_{\text{OUT}} \leq 200 \ \text{mA}, \text{ Note 2} \\ \text{V}_{\text{IN}} = 12 \text{ V}, \text{I}_{\text{OUT}} = 30 \ \text{mA}, \text{V}_{\text{REF}} = 5.0 \text{ V}, \text{Note 2}$ | -10<br>-5.0 | _<br>_ | 10<br>5 | mV<br>mV | | | Dropout Voltage (V <sub>IN</sub> – V <sub>OUT</sub> ) | I <sub>OUT</sub> = 100 μA<br>I <sub>OUT</sub> = 30 mA<br>I <sub>OUT</sub> = 200 mA | -<br>-<br>- | 100<br>-<br>350 | 150<br>500<br>600 | mV<br>mV<br>mV | | | Line Regulation | 4.5 V ≤ V <sub>IN</sub> ≤ 26 V, Note 2 | _ | _ | 10 | mV | | | Load Regulation | 100 μA ≤ I <sub>OUT</sub> ≤ 200 mA, Note 2 | _ | _ | 10 | mV | | | Adj Lead Current | Loop in Regulation | _ | 0.2 | 1.0 | μΑ | | | Current Limit | V <sub>IN</sub> = 14 V, V <sub>REF</sub> = 5.0 V, V <sub>OUT</sub> = 90% of V <sub>REF</sub> , Note 2 | 225 | _ | 700 | mA | | | Quiescent Current (I <sub>IN</sub> – I <sub>OUT</sub> ) | V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 200 mA<br>V <sub>IN</sub> = 12 V, I <sub>OUT</sub> = 100 μA<br>V <sub>IN</sub> = 12 V, V <sub>REF</sub> /ENABLE = 0 V | -<br>-<br>- | 15<br>75<br>30 | 25<br>150<br>55 | mA<br>μA<br>μA | | | Reverse Current | V <sub>OUT</sub> = 5.0 V, V <sub>IN</sub> = 0 V | _ | 0.2 | 1.5 | mA | | | Ripple Rejection | f = 120 Hz, I <sub>OUT</sub> = 200 mA, 4.5 V ≤ V <sub>IN</sub> ≤ 26 V | 60 | _ | - | dB | | | Thermal Shutdown | GBD | 150 | 180 | 210 | °C | | | V <sub>REF</sub> /ENABLE | | | | | | | | Enable Voltage | - | 0.80 | 2.00 | 2.75 | V | | | Input Bias Current | V <sub>REF</sub> /ENABLE | _ | 0.2 | 1.0 | μΑ | | <sup>2.</sup> V<sub>OUT</sub> connected to Adj lead. ## PACKAGE PIN DESCRIPTION | Package Le | ad Number | | | | | |------------|--------------------------|--------------------------|-------------------------------------|--|--| | SO-8 | D <sup>2</sup> PAK 5-PIN | Lead Symbol | Function | | | | 8 | 1 | V <sub>IN</sub> | Input voltage. | | | | 1 | 2 | V <sub>OUT</sub> | Regulated output. | | | | 2, 3, 6, 7 | 3 | GND | Ground. | | | | 4 | 4 | Adj | Adjust lead. | | | | 5 | 5 | V <sub>REF</sub> /ENABLE | Reference voltage and ENABLE input. | | | #### **CS8182** #### CIRCUIT DESCRIPTION #### **ENABLE Function** By pulling the $V_{REF}$ /ENABLE lead below 2.0 V typically, (see Figure 5 or Figure 6), the IC is disabled and enters a sleep state where the device draws less than 55 $\mu$ A from supply. When the $V_{REF}$ /ENABLE lead is greater than 2.75 V, $V_{OUT}$ tracks the $V_{REF}$ /ENABLE lead normally. Figure 2. Tracking Regulator at the Same Voltage Figure 4. Tracking Regulator at Lower Voltages #### **Output Voltage** The output is capable of supplying 200 mA to the load while configured as a similiar (Figure 2), lower (Figure 4), or higher (Figure 3) voltage as the reference lead. The Adj lead acts as the inverting terminal of the op amp and the $V_{\rm REF}$ lead as the non–inverting. The device can also be configured as a high–side driver as displayed in Figure 7. Figure 3. Tracking Regulator at Higher Voltages Figure 5. Tracking Regulator with ENABLE Circuit Figure 7. High-Side Driver Figure 6. Alternative ENABLE Circuit \* $C_1$ is required if the regulator is far from the power source filter. \*\* $C_2$ is required for stability. #### **APPLICATION NOTES** #### **Switched Application** The CS8182 has been designed for use in systems where the reference voltage on the $V_{REF}/ENABLE$ pin is continuously on. Typically, the current into the $V_{REF}/ENABLE$ pin will be less than 1.0 $\mu A$ when the voltage on the $V_{IN}$ pin (usually the ignition line) has been switched out ( $V_{IN}$ can be at high impedance or at ground.) Reference Figure 8. Figure 8. #### **External Capacitors** The output capacitor for the CS8182 is required for stability. Without it, the regulator output will oscillate. Actual size and type may vary depending upon the application load and temperature range. Capacitor effective series resistance (ESR) is also a factor in the IC stability. Worst–case is determined at the minimum ambient temperature and maximum load expected. The output capacitor can be increased in size to any desired value above the minimum. One possible purpose of this would be to maintain the output voltage during brief conditions of negative input transients that might be characteristic of a particular system. The capacitor must also be rated at all ambient temperatures expected in the system. To maintain regulator stability down to $-40^{\circ}$ C, a capacitor rated at that temperature must be used. More information on capacitor selection for SMART REGULATOR®s is available in the SMART REGULATOR application note. "Compensation for Linear Regulators." document number SR003AN/D, available through the Literature Distribution Center or via our website at http://www.onsemi.com. # Calculating Power Dissipation in a Single Output Linear Regulator The maximum power dissipation for a single output regulator (Figure 9) is: $$PD(max) = \{V_{IN}(max) - V_{OUT}(min)\} I_{OUT}(max) + V_{IN}(max)I_{Q}$$ (1) #### where: V<sub>IN(max)</sub> is the maximum input voltage. V<sub>OUT(min)</sub> is the minimum output voltage. $I_{OUT\left(max\right)}$ is the maximum output current, for the application and $I_Q$ is the quiescent current the regulator consumes at $I_{OUT(max)}. \label{eq:lower}$ Once the value of PD(max) is known, the maximum permissible value of $R_{\Theta JA}$ can be calculated: $$R_{\Theta JA} = \frac{150^{\circ}C - T_{A}}{P_{D}}$$ (2) The value of $R_{\rm OJA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\rm OJA}$ 's less than the calculated value in equation 2 will keep the die temperature below $150^{\circ} C$ . In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heat sink will be required. Figure 9. Single Output Regulator with Key Performance Parameters Labeled #### Heatsinks A heatsink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\Theta IA}$ . $$R\Theta JA = R\Theta JC + R\Theta CS + R\Theta SA$$ (3) where: $R_{\Theta,IC}$ = the junction-to-case thermal resistance. $R_{\Theta CS}$ = the case-to-heatsink thermal resistance, and $R_{\Theta SA}$ = the heatsink-to-ambient thermal resistance. $R_{\Theta JC}$ appears in the package section of the data sheet. Like $R_{\Theta JA},$ it is a function of package type. $R_{\Theta CS}$ and $R_{\Theta SA}$ are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers.